Features
Battery Cell Controller, Advanced, 6 Channels, TPL, LQFP48.
Package
HLQFP48 LQFP64, plastic, low profile quad flat package; 64 terminals; 0.5 mm pitch; 10 mm x 10 mm x 1.4 mm body.
Sign in for a personalized NXP experience.
Battery Cell Controller, Advanced, 6 Channels, TPL, LQFP48.
HLQFP48 LQFP64, plastic, low profile quad flat package; 64 terminals; 0.5 mm pitch; 10 mm x 10 mm x 1.4 mm body.
TSSOP16: plastic, thin shrink small outline package; 16 leads; 0.65 mm pitch, 5 mm x 4.4 mm x 1.1 mm body
12NC: 935289365118
Details
Quantity
Unit Pricing
1 - 24 | $1.40 |
25 - 99 | $1.40 |
100+ | $1.40 |
Order
Normally ships in 1-2 business days.
Order from distributors12NC: 935289366118
Details
Quantity
Unit Pricing
1 - 24 | $1.40 |
25 - 99 | $1.40 |
100+ | $1.40 |
Order
Normally ships in 1-2 business days.
Order from distributors12NC: 935289365112
Details
Order
Parameter | Value |
---|---|
Channel Selection | FET channel selection |
Interrupt | Y |
Reset input pin | Y |
Inputs | 2 |
Outputs | 1 |
Parameter | Value |
---|---|
Supply Voltage [Min to Max] (V) | 2.3 to 5.5 |
Frequency (Max) (MHz) | 0.4 |
# of Addresses | 16 |
Operating Temperature (Min-Max) (℃) | -40 to 85 |
Part/12NC | PbFree | EU RoHS | Halogen Free | RHF Indicator | REACH SVHC | Weight (mg) |
---|---|---|---|---|---|---|
PCA9541APW/01,112(935289365112) | Yes | Yes | Yes | REACH SVHC | 84.93142200000001 | |
PCA9541APW/01,118(935289365118) | Yes | Yes Certificate Of Analysis (CoA) | Yes | REACH SVHC | 55.0 | |
PCA9541APW/03,118(935289366118) | Yes | Yes Certificate Of Analysis (CoA) | Yes | REACH SVHC | 55.0 |
Part/12NC | Safe Assure Functional Safety | Moisture Sensitivity Level (MSL) | Peak Package Body Temperature (PPT) (C°) | FIT | MTBF | IR | ||
---|---|---|---|---|---|---|---|---|
Lead Soldering | Lead Free Soldering | Lead Soldering | Lead Free Soldering | |||||
PCA9541APW/01,112 (935289365112) | No | 1 | 1 | 240 | 260 | 2.0 | 5.0E8 | 0.0 |
PCA9541APW/01,118 (935289365118) | No | 1 | 1 | 240 | 260 | 2.0 | 5.0E8 | 0.0 |
PCA9541APW/03,118 (935289366118) | No | 1 | 1 | 240 | 260 | 2.0 | 5.0E8 | 0.0 |
Part/12NC | Harmonized Tariff (US)Disclaimer |
---|---|
PCA9541APW/01,112 (935289365112) | 854239 |
PCA9541APW/01,118 (935289365118) | 854239 |
PCA9541APW/03,118 (935289366118) | 854239 |
Part/12NC | Discontinuance Notice | Last Time Buy Date | Last Time Delivery Date | Replacement |
---|---|---|---|---|
PCA9541APW/01,112 (935289365112) | - | 2018-01-24 | 2018-07-24 | PCA9541APW/01,118 (935289365118) |
The PCA9541A is a 2-to-1 I²C-bus controller selector designed for high reliability dual controller I²C-bus applications where system operation is required, even when one controller fails or the controller card is removed for maintenance. The two controllers (for example, primary and back-up) are located on separate I²C-buses that connect to the same downstream I²C-bus target devices. I²C-bus commands are sent by either I²C-bus controller and are used to select one controller at a time. Either controller at any time can gain control of the target devices if the other controller is disabled or removed from the system. The failed controller is isolated from the system and will not affect communication between the on-line controller and the target devices on the downstream I²C-bus.
Two versions are offered for different architectures. PCA9541A/01 with channel 0 selected at start-up, and PCA9541A/03 with no channel selected after start-up.
The interrupt outputs are used to provide an indication of which controller has control of the bus. One interrupt input (INT_IN) collects downstream information and propagates it to the 2 upstream I²C-buses (INT0 and INT1) if enabled. INT0 and INT1 are also used to let the previous bus controller know that it is not in control of the bus anymore and to indicate the completion of the bus recovery/initialization sequence. Those interrupts can be disabled and will not generate an interrupt if the masking option is set.
A bus recovery/initialization if enabled sends nine clock pulses, a not acknowledge, and a STOP condition in order to set the downstream I²C-bus devices to an initialized state before actually switching the channel to the selected controller.
An interrupt is sent to the upstream channel when the recovery/initialization procedure is completed.
An internal bus sensor senses the downstream I²C-bus traffic and generates an interrupt if a channel switch occurs during a non-idle bus condition. This function is enabled when the PCA9541A recovery/initialization is not used. The interrupt signal informs the controller that an external I²C-bus recovery/initialization must be performed. It can be disabled and an interrupt will not be generated.
The pass gates of the switches are constructed such that the VDD pin can be used to limit the maximum high voltage, which will be passed by the PCA9541A. This allows the use of different bus voltages on each pair, so that 1.8 V, 2.5 V, or 3.3 V devices can communicate with 5 V devices without any additional protection.
The PCA9541A does not isolate the capacitive loading on either side of the device, so the designer must take into account all trace and device capacitances on both sides of the device, and pull-up resistors must be used on all channels.
External pull-up resistors pull the bus to the desired voltage level for each channel. All I/O pins are 6.0 V tolerant.
An active LOW reset input allows the PCA9541A to be initialized. Pulling the RESET pin LOW resets the I²C-bus state machine and configures the device to its default state as does the internal Power-On Reset (POR) function.