MPC8321CVRAFDCA Product Information|NXP

Buy Options

MPC8321CVRAFDCA

NRND

12NC: 935318208557

Details

Order

Order from distributors

Operating Features

ParameterValue
Core Type
e300
Operating Frequency [Max] (MHz)
333
ParameterValue
External Memory Supported
DDR1 SDRAM
Ambient Operating Temperature (Min to Max) (℃)
-40 to 105

Environmental

Part/12NCPbFreeEU RoHSHalogen FreeRHF Indicator2nd Level InterconnectREACH SVHCWeight (mg)
MPC8321CVRAFDCA(935318208557)
Yes
Yes
Certificate Of Analysis (CoA)
Yes
D
e2
REACH SVHC
4374.4

Quality

Part/12NCSafe Assure Functional SafetyMoisture Sensitivity Level (MSL)Peak Package Body Temperature (PPT) (C°)Maximum Time at Peak Temperatures (s)
Lead Free SolderingLead Free SolderingLead Free Soldering
MPC8321CVRAFDCA
(935318208557)
No
3
260
40

Shipping

Part/12NCHarmonized Tariff (US)DisclaimerExport Control Classification Number (US)
MPC8321CVRAFDCA
(935318208557)
854231
3A991A2

Product Change Notice

Part/12NCIssue DateEffective DatePCNTitle
MPC8321CVRAFDCA
(935318208557)
2020-12-152020-12-16202011011INXP Will Add a Sealed Date to the Product Label
MPC8321CVRAFDCA
(935318208557)
2017-12-202018-01-03201710023INew PQ Label Input for Non-MPQ Shipments

More about MPC8321

The MPC8321 PowerQUICC® II Pro is part of the MPC8323E family of cost-effective network communication processors that meet the requirements of several small office/home office (SOHO), broadband access, routers and industrial control applications. It provides better CPU performance, additional functionality and faster interfaces than current PowerQUICC processors while addressing important time to market, price, power consumption and board real estate requirements.

Core Complex
The MPC8321 incorporates a unique configuration of the e300c2 (MPC603e-based) core. While this version of e300 core does not have a floating point unit (FPU), it has been designed to include dual integer units as well as a modified multiply instruction. These architectural enhancements enable more efficient operations to be executed in parallel, resulting in significant performance improvement. The core also includes 16 KB of L1 instruction and data caches and on-chip memory management units (MMUs). The MPC8321 includes a 32-bit PCI controller, four DMA channels, a flexible local bus and a 32-bit DDR-1/DDR-2 SDRAM memory controller.

QUICC Engine® Technology
A new single-reduced instruction set computing (RISC) version of the QUICC Engine communications engine forms the heart of the networking capability of the MPC8321. The QUICC Engine block contains several peripheral controllers and a single 32-bit RISC controller. Unique microcode packages provide support for network address port translation (NAPT), firewall, IPsec and advanced quality of service (QoS). Protocol support is provided by the main workhorses of the device—the unified communication controllers (UCCs). Each of the five UCCs can support a variety of communication protocols:

  • Up to three 10/100 Mbps Ethernet
  • High-level data link control (HDLC)
  • Up to four time division multiplexing (TDM)
  • Binary synchronous communications protocol (BISYNC)
  • UCC can also support USB 2.0 (full/low-speed)

System Interface Unit
The MPC8321 family also includes a 32-bit double data rate (DDR)-1/DDR/2 memory controller, a 32-bit peripheral component interconnect (PCI) controller, a 16-bit local bus and four direct memory access (DMA) channels.

More