Multimedia Applications Processors - Low Power Optimization, Integrated Electronic Paper Display (EPD), Arm® Cortex®-A8 Core

Block Diagram

i.MX507 Multimedia Applications Processor Block Diagram

i.MX507 Multimedia Applications Processor Block Diagram

Features

CPU Complex

  • Up to 800 MHz Arm® Cortex™-A8
  • 32 KB instruction and data caches
  • Unified 256 KB L2 cache
  • NEON™ SIMD media accelerator
  • Vector floating point coprocessor

Multimedia

  • 32-bit primary display support up to SXGA+ resolution
  • EPD Controller supporting up to 4096 x 4096 resolution
  • Pixel Processing Pipeline (ePxP) supporting CSC, Combine, Rotate, Gamma Mapping

Simultaneous EPD and LCD support

  • Pixel Processing Pipeline (PxP) supporting CSC, Combine, Rotate, Gamma Mapping

External Memory Interface

  • Up to 2GB of LP-DDR2, DDR2 and LP-DDR1(mDDR), 16/32-bit
  • SLC/MLC NAND flash, 8/16-bit with 32-bit ECC

Advanced Power Management

  • Multiple independent power domains
  • State Retention Power Gating (SRPG)
  • Dynamic voltage and frequency scaling (DVFS)

Connectivity

  • High-Speed USB 2.0 OTG with PHY
  • High-Speed USB 2.0 Host with PHY
  • 10/100 Ethernet controller

Controllers

  • Wide array of serial interfaces, including SDIO, SPI, I2C and UART
  • I2S audio interface

Product Longevity

Buy/Parametrics










































































































Documentation

Quick reference to our documentation types.

1-5 of 12 documents

Show All

Design Files

Quick reference to our design files types.

1 design file

Hardware

Quick reference to our board types.

1 hardware offering

Software

Quick reference to our software types.

5 software files

Note: For better experience, software downloads are recommended on desktop.

Engineering Services

1-5 of 34 engineering services

Show All

To find additional partner offerings that support this product, visit our Partner Marketplace.

Training

3 trainings

Support

What do you need help with?