PCA9517A | NXP Semiconductors

Level Translating I²C-Bus Repeater

More

See product image

Block Diagram

PCA9517A

PCA9517A Block Diagram

Features

Key Features

  • Supports arbitration and clock stretching across the repeater
  • Accommodates Standard-mode and Fast-mode I²C-bus devices and multiple controllers
  • Powered-off high-impedance I²C-bus pins
  • Port A operating supply voltage range of 0.9 V to 5.5 V
  • Port B operating supply voltage range of 2.7 V to 5.5 V
  • 5 V tolerant I²C-bus and enable pins
  • 0 Hz to 400 kHz clock frequency (the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater)
  • ESD protection exceeds 5500 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
  • Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

Packages Offered

  • SO8, TSSOP8 and HWSON8

Buy/Parametrics










































































































Documentation

Quick reference to our documentation types.

1-10 of 14 documents

Compact List

Application Note (1)
  • AN255[AN255]
Brochure (2)
Data Sheet (1)
Package Information (2)
Packing Information (3)
Supporting Information (2)
Show All

Design Files

Quick reference to our design files types.

5 design files

Engineering Services

1 engineering service

To find additional partner offerings that support this product, visit our Partner Marketplace.

Support

What do you need help with?

Recently viewed products

There are no recently viewed products to display.