Application Note (3)
Data Sheet (1)
Package Information (1)
Supporting Information (1)
-
ADC design guidelines[TN00009]
User Guide (1)
-
LPC315x User manual[UM10315]
Sign in for a personalized NXP experience.
The NXP LPC3154 combines an 180 MHz ARM926EJ-S CPU core, High-speed USB 2.0 OTG/Host/Device, 192 kB SRAM, NAND flash controller, flexible external bus interface, an integrated audio codec, Li-ion charger, Real-Time Clock (RTC), and a myriad of serial and parallel interfaces in a single chip targeted at consumer, industrial, medical, and communication markets. To optimize system power consumption, the LPC3152 have multiple power domains and a very flexible Clock Generation Unit (CGU) that provides dynamic clock gating and scaling. The LPC3154 are implemented as a multi-chip module with two side-by-side dies, one for digital functions and one for analog functions, which include Power Supply Unit (PSU), audio codec, RTC, and Li-ion battery charger.
| | | | | |
---|---|---|---|---|---|
| | | | | |
| | | | | |
| | | | | |
| | | | | |
| | | | | |
| | | | | |
| | | | | |
| | | | | |
| | | | | |
| | | | | |
LPC3154FET208
Quick reference to our documentation types.
7 documents
Compact List
There are no results for this selection.
Please wait while your secure files are loading.
7 documents
Compact List
2 design files
Please wait while your secure files are loading.
2 design files
Help us improve your experience on our site. We invite you to take our five-question survey.