Features
Battery Cell Controller, Advanced, 6 Channels, TPL, LQFP48.
Package
HLQFP48 LQFP64, plastic, low profile quad flat package; 64 terminals; 0.5 mm pitch; 10 mm x 10 mm x 1.4 mm body.
Sign in for a personalized NXP experience.
Battery Cell Controller, Advanced, 6 Channels, TPL, LQFP48.
HLQFP48 LQFP64, plastic, low profile quad flat package; 64 terminals; 0.5 mm pitch; 10 mm x 10 mm x 1.4 mm body.
LQFP112: LQFP112, plastic, low profile quad flat package; 112 terminals; 0.65 mm pitch; 20 mm x 20 mm x 1.4 mm body
12NC: 935321458557
Details
Order
12NC: 935321458528
Details
Order
Parameter | Value |
---|---|
Flash (kB) | 512 |
RAM (kB) | 14 |
EEPROM (kB) | 4 |
Operating Frequency [Max] (MHz) | 25 |
Parameter | Value |
---|---|
SPI | 3 |
Ambient Operating Temperature (Min to Max) (℃) | -40 to 85 |
GPIO | 59 |
Part/12NC | PbFree | EU RoHS | Halogen Free | RHF Indicator | 2nd Level Interconnect | REACH SVHC | Weight (mg) |
---|---|---|---|---|---|---|---|
MC9S12A512CPVE(935321458557) | Yes | Yes Certificate Of Analysis (CoA) | Yes | e3 | REACH SVHC | 1278.3 | |
MC9S12A512CPVER(935321458528) | Yes | Yes Certificate Of Analysis (CoA) | Yes | e3 | REACH SVHC | 1278.3 |
Part/12NC | Safe Assure Functional Safety | Moisture Sensitivity Level (MSL) | Peak Package Body Temperature (PPT) (C°) | Maximum Time at Peak Temperatures (s) | |||
---|---|---|---|---|---|---|---|
Lead Free Soldering | Lead Free Soldering | Lead Free Soldering | |||||
MC9S12A512CPVE (935321458557) | No | 3 | 260 | 40 | |||
MC9S12A512CPVER (935321458528) | No | 3 | 260 | 40 |
Part/12NC | Harmonized Tariff (US)Disclaimer | Export Control Classification Number (US) |
---|---|---|
MC9S12A512CPVE (935321458557) | 854231 | 3A991A2 |
MC9S12A512CPVER (935321458528) | 854231 | 3A991A2 |
Part/12NC | Issue Date | Effective Date | PCN | Title |
---|---|---|---|---|
MC9S12A512CPVE (935321458557) | 2020-12-15 | 2020-12-16 | 202011011I | NXP Will Add a Sealed Date to the Product Label |
MC9S12A512CPVER (935321458528) |
The MC9S12A512 MCU is a 16-bit device composed of standard on-chip peripherals, including a HCS12 CPU.
System resource mapping, clock generation, interrupt control and bus interfacing are managed by the system integration module (SIM).
The MC9S12A512 has full 16-bit data paths throughout, however the external bus can operate in an 8-bit narrow mode so single 8-bit wide memory can be interfaced for lower cost systems.
The inclusion of a phase-lock loop (PLL) circuit allows power consumption and performance to be adjusted.