

SOT1966-1 WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body 15 February 2018 Package informat

Package information

# 1. Package summary

| Terminal position code         | B (bottom)                            |
|--------------------------------|---------------------------------------|
| Package type descriptive code  | WLCSP81                               |
| Package style descriptive code | WLCSP (wafer level chip-size package) |
| Mounting method type           | S (surface mount)                     |
| Issue date                     | 12-2-2018                             |
| Manufacturer package code      | 98ASA01195D                           |

#### Table 1. Package summary

| Symbol         | Parameter                      | Min   | Тур | Nom   | Мах   | Unit |
|----------------|--------------------------------|-------|-----|-------|-------|------|
| D              | package length                 | 3.52  | -   | 3.55  | 3.58  | mm   |
| E              | package width                  | 3.33  | -   | 3.36  | 3.39  | mm   |
| A              | seated height                  | 0.335 | -   | 0.365 | 0.395 | mm   |
| е              | nominal pitch                  | -     | -   | 0.35  | -     | mm   |
| n <sub>2</sub> | actual quantity of termination | -     | -   | 81    | -     | A/A  |



WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body

### 2. Package outline



SOT1966-1

WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body

NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- /3. PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.
- 4 MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C.
- m /5. datum c, the seating plane, is determined by the spherical crowns of the solder balls.

| © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED |           |                 | DATE: 1   | 2 FEB 2018 |
|-----------------------------------------------|-----------|-----------------|-----------|------------|
| MECHANICAL OUTLINE                            | STANDARD: | DRAWING NUMBER: | REVISION: |            |
| PRINT VERSION NOT TO SCALE                    | NON JEDEC | SOT1966-1       | 0         |            |

Fig. 2. Package outline note WLCSP81 (SOT1966-1)

WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body

### 3. Soldering



#### **NXP Semiconductors**

WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body



#### **NXP Semiconductors**

WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body



WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body

#### 4. Legal information

#### Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Package information** 

#### **NXP Semiconductors**

# SOT1966-1

WLCSP81, wafer level chip-scale package; 81 bumps; 0.35 mm pitch, 3.55 mm x 3.36 mm x 0.365 mm body

### 5. Contents

| 1. | Package summary   | . 1 |
|----|-------------------|-----|
| 2. | Package outline   | . 2 |
| 3. | Soldering         | . 4 |
| 4. | Legal information | . 7 |
|    |                   |     |

© NXP B.V. 2018. All rights reserved

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 15 February 2018

**Package information**