WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

10 January 2018

Package information

# 1. Package summary

Terminal position code B (bottom)

Package type descriptive code WLCSP25

Package type industry code WLCSP25

Package style descriptive code WLCSP (wafer level chip-size package)

Mounting method type S (surface mount)

Issue date4-12-2017Manufacturer package code98ASA01151D

#### **Table 1. Package summary**

| Symbol         | Parameter                      | Min | Тур | Nom   | Max | Unit |
|----------------|--------------------------------|-----|-----|-------|-----|------|
| D              | package length                 | -   | -   | 2.09  | -   | mm   |
| E              | package width                  | -   | -   | 2.09  | -   | mm   |
| Α              | seated height                  | -   | -   | 0.525 | -   | mm   |
| е              | nominal pitch                  | -   | -   | 0.4   | -   | mm   |
| n <sub>2</sub> | actual quantity of termination | -   | -   | 25    | -   | A/A  |



WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

# 2. Package outline



WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

#### NOTES:

1. ALL DIMENSIONS IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

 $\sqrt{3.}$  PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.

DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C.

6. THIS PACKAGE HAS A BACK SIDE COATING THICKNESS OF 0.025.

© NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED

MECHANICAL OUTLINE
PRINT VERSION NOT TO SCALE

NON JEDEC

DATE: 04 DEC 2017

DRAWING NUMBER:
REVISION:
REVISION:
REVISION:
OF A DEC 2017

Fig. 2. Package outline note WLCSP25 (SOT1397-7)

WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm

## 3. Soldering



PCB DESIGN GUIDELINES - SOLDER MASK OPENING PATTERN

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED |           |                 |           | 4 DEC 2017 |
|-----------------------------------------------|-----------|-----------------|-----------|------------|
| MECHANICAL OUTLINE                            | STANDARD: | DRAWING NUMBER: | REVISION: |            |
| PRINT VERSION NOT TO SCALE                    | NON JEDEC | S0T1397-7       | 0         |            |

Fig. 3. Reflow soldering footprint for WLCSP25 (SOT1397-7)

SOT1397-7

© NXP B.V. 2018. All rights reserved

WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body



THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP SEMICONDUCT          | ORS N.V. ALL RIGHTS RESE | ERVED           | DATE: 0   | 4 DEC 2017 |
|----------------------------|--------------------------|-----------------|-----------|------------|
| MECHANICAL OUTLINE         | STANDARD:                | DRAWING NUMBER: | REVISION: |            |
| PRINT VERSION NOT TO SCALE | NON JEDEC                | S0T1397-7       | 0         |            |

Fig. 4. Reflow soldering footprint part2 for WLCSP25 (SOT1397-7)

WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body



RECOMMENDED STENCIL THICKNESS 0.1

PCB DESIGN GUIDELINES - SOLDER PASTE STENCIL

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED |           |                 |           | 4 DEC 2017 |
|-----------------------------------------------|-----------|-----------------|-----------|------------|
| MECHANICAL OUTLINE                            | STANDARD: | DRAWING NUMBER: | REVISION: |            |
| PRINT VERSION NOT TO SCALE                    | NON JEDEC | S0T1397-7       | 0         |            |

Fig. 5. Reflow soldering footprint part3 for WLCSP25 (SOT1397-7)

WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

### 4. Legal information

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

WLCSP25, wafer level chip-scale package; 25 bumps; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

### 5. Contents

| 1.         | Package summary                                                                                                                                                 | 1 |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 2.         | Package outline                                                                                                                                                 | 2 |
| 3.         | Soldering                                                                                                                                                       | 4 |
| 4.         | Legal information                                                                                                                                               | 7 |
| © <b>N</b> | NXP B.V. 2018. All rights reserved                                                                                                                              |   |
| For        | more information, please visit: http://www.nxp.com<br>sales office addresses, please send an email to: salesaddresses@nxp.com<br>te of release: 10 January 2018 |   |

8/8