Freescale Semiconductor | MSEPFR4310MPB40_1M63J |
Mask Set Errata | Rev. August 12, 2008 |
PFR4310MPB40, Mask 1M63J |
This errata sheet applies to the following devices: PFR4310MPB40 |
The mask set is identified by a 5-character code consisting of a version number, a letter, two numerical digits, and a letter, for example 1K79X. All standard devices are marked with a mask set number and a date code. |
Device markings indicate the week of manufacture and the mask set used. The date is coded as four
numerical digits where the first two digits indicate the year and the last two digits indicate the work week.
For instance, the date code "0201" indicates the first week of the year 2002. |
Some MCU samples and devices are marked with an SC, PC, or XC prefix. An SC prefix denotes special/custom device. A PC prefix indicates a prototype device which has undergone basic testing only. An XC prefix denotes that the device is tested but is not fully characterized or qualified over the full range of normal manufacturing process variations. After full characterization and qualification, devices will be marked with the MC or SC prefix. |
MUCtsXXXXX is the tracking number for device errata. It can be used with the mask set and date code to identify a specific erratum. |
Errata Number | Module affected | Brief Description | Work- around |
MUCts03599 | clk_div | CLKOUT can remain at "1" after external reset with CLK_S[1:0] set to "11" | NO |
MUCts03768 | flexray_ipi | Read-only bits in PIER1 register can also be written | YES |
MUCts03975 | crg_mfr4300 | External Clock Mode and External Host Interface may be selected incorrectly after power up | YES |
CLKOUT can remain at "1" after external reset with CLK_S[1:0] set to "11" | MUCts03599 |
During the external reset sequence, the CRG block latches the values on |
There is no workaround. |
Read-only bits in PIER1 register can also be written | MUCts03768 |
Bits 0, 1, 2, 3, 6, and 7 are described in the MFR4310 Reference Manuals |
When writing to the PIER1 register, always write zeros to these bit |
External Clock Mode and External Host Interface may be selected incorrectly after power up | MUCts03975 |
After applying power to the device, it may happen that the External |
The application should generate an additional hardware reset pulse via |