# Technical Supplement MC68C812A4 3.3V Electrical Characteristics The MC68C812A4 is the low-voltage version of the standard MC68HC812A4 microcontroller unit (MCU), a 16-bit device composed of standard on-chip peripheral modules connected by an intermodule bus. Modules include a 16-bit central processing unit (CPU12), a Lite integration module (LIM), two asynchronous serial communications interfaces (SCI0 and SCI1), a serial peripheral interface (SPI), a timer and pulse accumulation module, an 8-bit analog-to-digital converter (ATD), 1-Kbyte RAM, 4-Kbyte EEPROM, and memory expansion logic with chip selects, key wakeup ports, and a phase-locked loop (PLL). This supplement contains the most accurate electrical information for the MC68C812A4 microcontroller available at the time of publication. The information should be considered preliminary and is subject to change. The following characteristics are contained in this document: **Table 1 Maximum Ratings** **Table 2 Thermal Characteristics** **Table 3 DC Electrical Characteristics** **Table 4 Supply Current** **Table 5 ATD Maximum Ratings** **Table 6 ATD DC Electrical Characteristics** **Table 7 Analog Converter Characteristics (Operating)** **Table 8 ATD AC Characteristics (Operating)** **Table 9 EEPROM Characteristics** **Table 10 Control Timing** **Table 11 Peripheral Port Timing** **Table 12 Non-Multiplexed Expansion Bus Timing** **Table 13 SPI Timing** ### Table 1 Maximum Ratings<sup>1</sup> | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------|----------------------------|----------------------------------------------|------| | Supply voltage | $V_{DD}, V_{DDA}, V_{DDX}$ | -0.3 to +6.5 | V | | Input voltage | V <sub>IN</sub> | -0.3 to +6.5 | V | | Operating temperature range <sup>2</sup> MC68C812A4PV5 | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70 | °C | | Storage temperature range | T <sub>stg</sub> | -55 to +150 | °C | | Current drain per pin <sup>3</sup> Excluding V <sub>DD</sub> and V <sub>SS</sub> | I <sub>IN</sub> | ±25 | mA | | V <sub>DD</sub> differential voltage | $V_{DD}$ - $V_{DDX}$ | 6.5 | V | #### NOTES: - 1. Permanent damage can occur if maximum ratings are exceeded. Exposures to voltages or currents in excess of recommended values affects device reliability. Device modules may not operate normally while being exposed to electrical extremes. - 2. Refer to MC68HC812A4TS/D Technical Summary for complete part numbers. - 3. One pin at a time, observing maximum power dissipation limits. Internal circuitry protects the inputs against damage caused by high static voltages or electric fields; however, normal precautions are necessary to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Extended operation at the maximum ratings can adversely affect device reliability. Tying unused inputs to an appropriate logic voltage level (either GND or V<sub>DD</sub>) enhances reliability of operation. **Table 2 Thermal Characteristics** | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------|------| | Average junction temperature | T <sub>J</sub> | $T_A + (P_D \times \Theta_{JA})$ | °C | | Ambient temperature | T <sub>A</sub> | User-determined | °C | | Package thermal resistance (junction-to-ambient) 112-pin thin quad flat pack (TQFP) | $\Theta_{JA}$ | 39 | °C/W | | Total power dissipation <sup>1</sup> | P <sub>D</sub> | P <sub>INT</sub> + P <sub>I/O</sub> or<br>K<br>T <sub>J</sub> + 273°C | W | | Device internal power dissipation | P <sub>INT</sub> | $I_{DD} \times V_{DD}$ | W | | I/O pin power dissipation <sup>2</sup> | P <sub>I/O</sub> | User-determined | W | | A constant <sup>3</sup> | К | $P_{D} \times (T_{A} + 273^{\circ}C) + \Theta_{JA} \times P_{D}^{2}$ | W⋅∘C | #### NOTES: - 1. This is an approximate value, neglecting $P_{I/O}$ . - 2. For most applications $\mathsf{P}_{\mathsf{I}/\mathsf{O}} \; \text{``} \; \mathsf{P}_{\mathsf{INT}}$ and can be neglected. - 3. K is a constant pertaining to the device. Solve for K with a known $T_A$ and a measured $P_D$ (at equilibrium). Use this value of K to solve for $P_D$ and $T_J$ iteratively for any value of $T_A$ . #### **Table 3 DC Electrical Characteristics** $\rm V_{DD} = 3.3~Vdc \pm 0.3V,~V_{SS} = 0~Vdc,~T_A = T_L~to~T_H,~unless~otherwise~noted$ | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|----------------------------------------------|--------------------------| | Input high voltage, all inputs | V <sub>IH</sub> | $0.7 \times V_{DD}$ | V <sub>DD</sub> + 0.3 | V | | Input low voltage, all inputs | V <sub>IL</sub> | V <sub>SS</sub> -0.3 | $0.2 \times V_{DD}$ | V | | Output high voltage All I/O and output pins Normal drive strength $I_{OH} = -10.0 \ \mu A$ $I_{OH} = -0.8 \ mA$ | V <sub>OH</sub> | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.8 | _ | V<br>V | | Reduced drive strength $I_{OH} = -4.0 \mu A$ $I_{OH} = -0.3 \text{ mA}$ | | V <sub>DD</sub> – 0.2<br>V <sub>DD</sub> – 0.8 | _<br>_ | V<br>V | | Output low voltage, All I/O and output pins, normal drive strength $I_{OL}=10.0~\mu\text{A}$ $I_{OL}=1.6~\text{mA}$ | V <sub>OL</sub> | | V <sub>SS</sub> +0.2<br>V <sub>SS</sub> +0.4 | V<br>V | | EXTAL, PAD[7:0], V <sub>RH</sub> , V <sub>RL</sub> , V <sub>FP</sub> , $\overline{\text{XIRQ}}$ , reduced drive strength I <sub>OL</sub> = 3.6 $\mu$ A I <sub>OL</sub> = 0.6 mA | | _<br>_ | V <sub>SS</sub> +0.2<br>V <sub>SS</sub> +0.4 | V<br>V | | | I <sub>in</sub> | _ | ±1<br>±10 | μ <b>Α</b><br>μ <b>Α</b> | | Three-state leakage, I/O ports, BKGD, and RESET | I <sub>OZ</sub> | _ | ±2.5 | μΑ | | Input capacitance All input pins and ATD pins (non-sampling) ATD pins (sampling) All I/O pins | C <sub>in</sub> | _<br>_<br>_ | 10<br>15<br>20 | pF<br>pF<br>pF | | Output load capacitance All outputs except PS[7:4] PS[7:4] | CL | _ | 90<br>130 | pF<br>pF | | Active pull-up, pull-down current IRQ, XIRQ, ECLK, LSTRB, R/W, BKGD, MODA, MODB, ARST Ports A, B, C, D, F, G, H, J, S, T | I <sub>APU</sub> | 50 | 500 | μΑ | | RAM standby voltage, power down | V <sub>SB</sub> | 2.0 | _ | V | | RAM standby current | I <sub>SB</sub> | _ | 1 | mA | #### NOTES: <sup>1.</sup> Specification is for parts in the 0 to $+70^{\circ}$ C range. Higher temperature ranges will result in increased current leakage. ### **Table 4 Supply Current** $V_{DD} = 3.3~\text{Vdc} \pm 0.3\text{V},~V_{SS} = 0~\text{Vdc},~T_A = T_L~\text{to}~T_H,~\text{unless otherwise noted}$ | Characteristic | | Symbol | 4 MHz | 5 MHz | Unit | |--------------------------------------------|----|-----------|-------|-------|------| | Maximum total supply current | | | | | | | RUN: | | | | | | | Single-chip mod | le | $I_{DD}$ | 15 | 17 | mA | | Expanded mod | le | 55 | 21 | 25 | mA | | | | | | | | | WAIT: (All peripheral functions shut down) | | | _ | | | | Single-chip mod | | $W_{IDD}$ | 3 | 3.5 | mA | | Expanded mod | le | | 3 | 3.5 | mA | | STOP: | | | | | | | Single-chip mode, no clocks | | $S_{IDD}$ | 250 | 250 | μΑ | | Maximum power dissipation <sup>1</sup> | | | | | | | Single-chip mod | le | $P_{D}$ | 54 | 62 | mW | | Expanded mod | | D | 76 | 90 | mW | NOTES: Note: $I_{DD}$ is tested with a rail-to-rail square wave on EXTAL **Table 5 ATD Maximum Ratings** | Characteristic | Symbol | Value | Units | |----------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------|-------| | ATD reference voltage $ V_{RH} \leq V_{DDA} $ $V_{RL} \geq V_{SSA} $ | V <sub>RH</sub><br>V <sub>RL</sub> | -0.3 to +6.5<br>-0.3 to +6.5 | V | | V <sub>SS</sub> differential voltage | V <sub>SS</sub> -V <sub>SSA</sub> | 0.1 | V | | V <sub>DD</sub> differential voltage | V <sub>DD</sub> -V <sub>DDA</sub> <br> V <sub>DD</sub> -V <sub>DDX</sub> | 6.5<br>6.5 | V | | V <sub>REF</sub> differential voltage | V <sub>RH</sub> -V <sub>RL</sub> | 6.5 | V | | Reference to supply differential voltage | V <sub>RH</sub> -V <sub>DDA</sub> <br> V <sub>RL</sub> -V <sub>SSA</sub> | 6.5<br>6.5 | V | <sup>1.</sup> Includes I<sub>DD</sub> and I<sub>DDA</sub>. ### **Table 6 ATD DC Electrical Characteristics** $\label{eq:VDD} V_{DD} = 3.3 \ \text{Vdc} \pm 0.3 \\ \text{V, V}_{SS} = 0 \ \text{Vdc, T}_{A} = \\ \text{T}_{L} \ \text{to T}_{H}, \ \text{ATD Clock} = 2 \ \text{MHz, unless otherwise noted}$ | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------|--------------------------------------|---------------------|---------------------|----------| | Analog supply voltage | $V_{DDA}$ | 3.0 | 3.6 | V | | Analog supply current Normal operation | $I_{DDA}$ | | 1.0 | mA | | Reference voltage, low | $V_{RL}$ | V <sub>SSA</sub> | V <sub>DDA</sub> /2 | V | | Reference voltage, high | $V_{RH}$ | V <sub>DDA</sub> /2 | $V_{DDA}$ | V | | V <sub>REF</sub> differential reference voltage <sup>1</sup> | $V_{RH}-V_{RL}$ | 3.0 | 3.6 | V | | Input voltage <sup>2</sup> | $V_{INDC}$ | V <sub>SSA</sub> | $V_{DDA}$ | V | | Input current, off channel <sup>3</sup> | l <sub>OFF</sub> | | 100 | nA | | Reference supply current | I <sub>REF</sub> | | 250 | μΑ | | Input capacitance Not Sampling Sampling | C <sub>INN</sub><br>C <sub>INS</sub> | | 10<br>15 | pF<br>pF | ### NOTES: - 1. Accuracy is guaranteed at $\text{V}_{\text{RH}}-\text{V}_{\text{RL}}$ = 3.3 Vdc $\pm$ 0.3V. - 2. To obtain full-scale, full-range results, $V_{SSA} \le V_{RL} \le V_{INDC} \le V_{RH} \le V_{DDA}$ . - 3. Maximum leakage occurs at maximum operating temperature. Current decreases by approximately one-half for each 10°C decrease from maximum temperature. #### Table 7 Analog Converter Characteristics (Operating) $V_{DD} = 3.3 \text{ Vdc} \pm 0.3 \text{V}$ , $V_{SS} = 0 \text{ Vdc}$ , $T_A = T_L \text{ to } T_H$ , ATD Clock = 2 MHz, unless otherwise noted | Characteristic | Symbol | Min | Typical | Max | Unit | |--------------------------------------------------------------|----------------|------|---------|-----------------------|-------| | 8-bit resolution <sup>1</sup> | 2 counts | | 24 | | mV | | Differential non-linearity <sup>2</sup> | DNL | -0.5 | | +0.5 | count | | Integral non-linearity <sup>2</sup> | INL | -1 | | +1 | count | | Absolute error <sup>2,3</sup> 2, 4, 8, and 16 ATD sample clo | ocks AE | -2 | | +2 | count | | Maximum source impedance | R <sub>S</sub> | | 20 | See note <sup>4</sup> | ΚΩ | #### NOTES: - 1. $V_{RH} V_{RL} \ge 3.072V$ - 2. At $V_{REF} = 3.072V$ , one 8-bit count = 12 mV. - 3. Eight-bit absolute error of 2 counts (24 mV) includes 1/2 count (6 mV) inherent quantization error and 1 1/2 counts (18 mV) circuit (differential, integral, and offset) error. - 4. Maximum source impedance is application-dependent. Error resulting from pin leakage depends on junction leakage into the pin and on leakage due to charge-sharing with internal capacitance. Error from junction leakage is a function of external source impedance and input leakage current. Expected error in result value due to junction leakage is expressed in voltage (V<sub>FRR.I</sub>): $$V_{ERRJ} = R_S \times I_{OFF}$$ where I<sub>OFF</sub> is a function of operating temperature. Charge-sharing effects with internal capacitors are a function of ATD clock speed, the number of channels being scanned, and source impedance. For 8-bit conversions, charge pump leakage is computed as follows: $$V_{ERRJ} = .25pF \times V_{DDA} \times R_S \times ATDCLK/(8 \times number of channels)$$ #### **Table 8 ATD AC Characteristics (Operating)** $$V_{DD} = 3.3 \ Vdc \pm 0.3 V, \ V_{SS} = 0 \ Vdc, \ T_A = T_L \ to \ T_H, \ ATD \ Clock = 2 \ MHz, \ unless otherwise noted$$ | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------------|---------------------|-------------|--------------|----------| | ATD operating clock frequency | f <sub>ATDCLK</sub> | 0.5 | 2.0 | MHz | | Conversion time per channel 0.5 MHz ≤ f <sub>ATDCLK</sub> ≤ 2 MHz 18 ATD clocks 32 ATD clocks | t <sub>CONV</sub> | 9.0<br>16.0 | 32.0<br>60.0 | μs<br>μs | | Stop recovery time V <sub>DDA</sub> = 3.3V | t <sub>SR</sub> | | 50 | μs | ### **Table 9 EEPROM Characteristics** $V_{DD} = 3.3~Vdc \pm 0.3V,~V_{SS} = 0~Vdc,~T_A = T_L~to~T_H,~unless~otherwise~noted$ | Characteristic | Symbol | Min | Typical | Max | Unit | |-------------------------------------------------------------|---------------------|--------|---------|-----------------------|--------| | Minimum programming clock frequency <sup>1</sup> | f <sub>PROG</sub> | 3.0 | | | MHz | | Programming time | t <sub>PROG</sub> | | | 20 | ms | | Clock recovery time following STOP, to continue programming | t <sub>CRSTOP</sub> | | | t <sub>PROG</sub> + 1 | ms | | Erase time | t <sub>ERASE</sub> | | | 20 | ms | | Write/erase endurance | | 10,000 | 30,000 | | cycles | | Data retention | | 10 | | | years | #### NOTES: 1. RC oscillator must be enabled if programming is desired and f<sub>SYS</sub> < f<sub>PROG</sub>. ### **Table 10 Control Timing** | Characteristic | Symbol | 5.0 MHz | | Unit | |--------------------------------------------------------------------------------------------------------------------|--------------------|---------|------|------------------| | | | Min | Max | | | Frequency of operation | f <sub>o</sub> | dc | 5.0 | MHz | | E-clock period | t <sub>cyc</sub> | 200 | _ | ns | | Crystal frequency | f <sub>XTAL</sub> | _ | 10.0 | MHz | | External oscillator frequency | 2f <sub>o</sub> | dc | 10.0 | MHz | | Processor control setup time $t_{PCSU} = t_{cyc}/2 + 30$ | t <sub>PCSU</sub> | 130 | _ | ns | | Reset input pulse width To guarantee external reset vector Minimum input time (can be preempted by internal reset) | PW <sub>RSTL</sub> | 32<br>2 | _ | t <sub>cyc</sub> | | Mode programming setup time | t <sub>MPS</sub> | 4 | _ | t <sub>cyc</sub> | | Mode programming hold time | t <sub>MPH</sub> | 10 | _ | ns | | Interrupt pulse width, $\overline{IRQ}$ , edge-sensitive mode, KWU $PW_{IRQ} = 2t_{cyc} + 20$ | PW <sub>IRQ</sub> | 420 | _ | ns | | Wait recovery startup time | t <sub>WRS</sub> | _ | 4 | t <sub>cyc</sub> | | Timer pulse width, input capture pulse accumulator input $PW_{TIM} = 2t_{cyc} + 20$ | PW <sub>TIM</sub> | 420 | _ | ns | #### NOTES: - 1. Rising edge sensitive input - 2. Falling edge sensitive input TIMER INPUT TIMING **Figure 1 Timer Inputs** Figure 2 POR and External Reset Timing Diagram **Figure 3 STOP Recovery Timing Diagram** Figure 4 WAIT Recovery Timing Diagram **Figure 5 Interrupt Timing Diagram** **Table 11 Peripheral Port Timing** | Characteristic | Symbol | 5.0 MHz | | Unit | |--------------------------------------------------------------------------|-------------------|---------|-----|------| | | | Min | Max | | | Frequency of operation (E-clock frequency) | f <sub>o</sub> | dc | 5.0 | MHz | | E-clock period | t <sub>cyc</sub> | 200 | _ | ns | | Peripheral data setup time MCU read of ports $t_{PDSU} = t_{cyc}/2 + 30$ | t <sub>PDSU</sub> | 130 | _ | ns | | Peripheral data hold time<br>MCU read of ports | t <sub>PDH</sub> | 0 | _ | ns | | Delay time, peripheral data write<br>MCU write to ports | t <sub>PWD</sub> | _ | 40 | ns | **Figure 6 Port Read Timing Diagram** **Figure 7 Port Write Timing Diagram** ### **Table 12 Non-Multiplexed Expansion Bus Timing** $V_{DD}=3.3~Vdc\pm0.3V,~V_{SS}=0~Vdc,~T_{A}=T_{L}~to~T_{H},~unless~otherwise~noted$ | Num | Characteristic <sup>1</sup> Delay Sy | | Symbol | 5 N | 1Hz | Unit | |-----|-------------------------------------------------------------------------------|----|-------------------|-----|-----|------| | | | | | Min | Max | | | | Frequency of operation (E-clock frequency) | | f <sub>o</sub> | dc | 5.0 | MHz | | 1 | Cycle time $t_{cyc} = 1/f_o$ | | t <sub>cyc</sub> | 200 | _ | ns | | 2 | Pulse width, E low $PW_{EL} = t_{cyc}/2 + delay$ | -2 | PW <sub>EL</sub> | 98 | _ | ns | | 3 | Pulse width, E high <sup>2</sup> $PW_{EH} = t_{cyc}/2 + delay$ | -2 | PW <sub>EH</sub> | 98 | _ | ns | | 5 | Address delay time $t_{AD} = t_{cyc}/4 + delay$ | 29 | t <sub>AD</sub> | _ | 79 | ns | | 6 | Address hold time | _ | t <sub>AH</sub> | 20 | _ | ns | | 7 | Address valid time to E rise $t_{AV} = PW_{EL} - t_{AD}$ | - | t <sub>AV</sub> | 28 | _ | ns | | 11 | Read data setup time | _ | t <sub>DSR</sub> | 30 | _ | ns | | 12 | Read data hold time | - | t <sub>DHR</sub> | 0 | _ | ns | | 13 | Write data delay time $t_{DDW} = t_{cyc}/4 + delay$ | 25 | t <sub>DDW</sub> | _ | 75 | ns | | 14 | Write data hold time | _ | t <sub>DHW</sub> | 20 | _ | ns | | 15 | Write data setup time <sup>2</sup> $t_{DSW} = PW_{EH} - t_{DDW}$ | _ | t <sub>DSW</sub> | 23 | _ | ns | | 16 | Read/write delay time $t_{RWD} = t_{cyc}/4 + delay$ | 20 | t <sub>RWD</sub> | _ | 70 | ns | | 17 | Read/write valid time to E rise $t_{RWV} = PW_{EL} - t_{RWD}$ | _ | t <sub>RWV</sub> | 28 | _ | ns | | 18 | Read/write hold time | _ | t <sub>RWH</sub> | 20 | _ | ns | | 19 | Low strobe delay time $t_{LSD} = t_{cyc}/4 + delay$ | 20 | t <sub>LSD</sub> | _ | 70 | ns | | 20 | Low strobe valid time to E rise $t_{LSV} = PW_{EL} - t_{LSD} \label{eq:tlsv}$ | _ | t <sub>LSV</sub> | 28 | _ | ns | | 21 | Low strobe hold time | _ | t <sub>LSH</sub> | 20 | _ | ns | | 22 | Address access time <sup>2</sup> $t_{ACCA} = t_{cyc} - t_{AD} - t_{DSR}$ | _ | t <sub>ACCA</sub> | _ | 100 | ns | | 23 | Access time from E rise <sup>2</sup> $t_{ACCE} = PW_{EH} - t_{DSR}$ | _ | t <sub>ACCE</sub> | _ | 68 | ns | | 26 | Chip select delay time $t_{CSD} = t_{cyc}/4 + delay$ | 29 | t <sub>CSD</sub> | _ | 79 | ns | | 27 | Chip select access time <sup>2</sup> $t_{ACCS} = t_{cyc} - t_{CSD} - t_{DSR}$ | | t <sub>ACCS</sub> | _ | 100 | ns | | 28 | Chip select hold time | _ | t <sub>CSH</sub> | 0 | 10 | ns | | 29 | Chip select negated time $t_{CSN} = t_{cyc}/4 + delay$ | 5 | t <sub>CSN</sub> | 55 | _ | ns | #### NOTES: - 1. All timings are calculated for normal port drives. - 2. This characteristic is affected by clock stretch. Add N $\times$ t<sub>cyc</sub> where N = 0, 1, 2, or 3, depending on the number of clock stretches. Figure 8 Non-Multiplexed Expansion Bus Timing Diagram ### **Table 13 SPI Timing** $V_{DD}=3.3~Vdc\pm0.3V,\,V_{SS}=0~Vdc,\,T_A=T_L~to~T_H$ , 130 pF load on all SPI pins $^1$ | Num | Function | Symbol | Min | Max | Unit | |-----|-------------------------------------------------|------------------------------------|------------------------------------------------|-----------------------|--------------------------------------| | | Operating Frequency Master Slave | f <sub>op</sub> | DC<br>DC | 1/2<br>1/2 | E-clock<br>frequency | | 1 | SCK Period<br>Master<br>Slave | t <sub>sck</sub> | 2<br>2 | 256<br>— | t <sub>cyc</sub><br>t <sub>cyc</sub> | | 2 | Enable Lead Time<br>Master<br>Slave | t <sub>lead</sub> | 1/2<br>1 | _ | t <sub>sck</sub><br>t <sub>cyc</sub> | | 3 | Enable Lag Time<br>Master<br>Slave | t <sub>lag</sub> | 1/2<br>1 | _ | t <sub>sck</sub><br>t <sub>cyc</sub> | | 4 | Clock (SCK) High or Low Time<br>Master<br>Slave | t <sub>wsck</sub> | t <sub>cyc</sub> - 60<br>t <sub>cyc</sub> - 30 | 128 t <sub>cyc</sub> | ns<br>ns | | 5 | Sequential Transfer Delay<br>Master<br>Slave | t <sub>td</sub> | 1/2<br>1 | _ | t <sub>sck</sub><br>t <sub>cyc</sub> | | 6 | Data Setup Time (Inputs) Master Slave | t <sub>su</sub> | 30<br>30 | _ | ns<br>ns | | 7 | Data Hold Time (Inputs)<br>Master<br>Slave | t <sub>hi</sub> | 0<br>30 | _ | ns<br>ns | | 8 | Slave Access Time | t <sub>a</sub> | _ | 1 | t <sub>cyc</sub> | | 9 | Slave MISO Disable Time | t <sub>dis</sub> | _ | 1 | t <sub>cyc</sub> | | 10 | Data Valid (after SCK Edge)<br>Master<br>Slave | t <sub>v</sub> | | 50<br>50 | ns<br>ns | | 11 | Data Hold Time (Outputs) Master Slave | t <sub>ho</sub> | 0<br>0 | _ | ns<br>ns | | 12 | Rise Time<br>Input<br>Output | t <sub>ri</sub><br>t <sub>ro</sub> | _<br>_ | t <sub>cyc</sub> – 30 | ns<br>ns | | 13 | Fall Time<br>Input<br>Output | t <sub>fi</sub><br>t <sub>fo</sub> | _ | t <sub>cyc</sub> – 30 | ns<br>ns | ### NOTES: 1. All AC timing is shown with respect to 20% $\rm V_{DD}$ and 70% $\rm V_{DD}$ levels unless otherwise noted. 1. $\overline{SS}$ output mode (DDS7 = 1, SSOE = 1). 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. SPI MASTER CPHA0 RELIMINARY A) SPI Master Timing (CPHA = 0) 1. $\overline{SS}$ output mode (DDS7 = 1, SSOE = 1). 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. SPI MASTER CPHA1 B) SPI Master Timing (CPHA = 1) Figure 9 SPI Timing Diagram (1 of 2) A) CDI Clave Timing (CDUA ### B) SPI Slave Timing (CPHA = 1) #### Figure 10 SPI Timing Diagram (2 of 2) Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application. Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.