# 56F8345 #### Preliminary Chip Errata # 56F8345 Digital Signal Controller This document reports errata information on chip revision C. Errata numbers are in the form $\underline{n.m}$ , where $\underline{n}$ is the number of the errata item and $\underline{m}$ identifies the document revision number. **Note:** Differences between Chip Revisions are listed on page 7; errata information for chip revisions prior to revision C have been archived and can be requested from Freescale Semiconductor Sales. #### **Chip Revision C Errata Information:** | Errata<br>Number | Description | Impact and Workaround | |------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | The FlexCAN can shorten the CRC delimiter bit appearing on the CAN bus. | Impact: The CRC delimiter bit appearing on the CAN bus can be shortened by transmitting the ACK bit present in a data frame earlier than expected. This could cause the transmitting node to retransmit the data. Workaround: | | | | If problems occur in transferring data reliably, select CAN timing parameters to ensure that bit sampling happens one (1) time quanta earlier in the bit period than would otherwise be selected. | | 2.4 | The OCCS shutdown function is restricted to only when the Loss of Reference interrupt is active. | Impact: The RTL code allows the shutdown function to be activated when any OCCS interrupt, LOLI0, LOLI1 or LOCI is active. CHMPTRI = 1 and 0xDEAD must be written to the SHUTDOWN register for all clocks to be stopped. | | | | Workaround: The OCCS ISR should explicitly check for a loss of reference clock status bit set prior to shutting down the OCCS. | | 3.4 | Unable to read COP counter register when the PLL is not on. | Impact: The software does not read the current value of the COP counter register. 0xFFFF is read as the current value in the counter register. | | | | Workaround:<br>Read COP counter when PLL is in use. | | 4.6 | Command conflict when setting CCIF in the Flash Module. | Impact: If CCIF is set at the same time the CBEIF bit is cleared, only the set will occur. This gives the impression that a command has completed when in fact it is active. This can only occur on the last cycle of a pipeline operation. | | | | Workaround: Use driver software to avoid this issue. | | Errata<br>Number | Description | Impact and Workaround | |------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5.6 | Flash program/errase operations can cause other peripheral register access to be duplicated. | Impact: This condition can cause issues with the transmit/receive registers and quadrature decoder hold registers. Workaround: Avoid reading from or writing to the peripheral registers (except those in the Flash module) for two (2) CPU cycles prior to writing to a Flash memory over its system bus interface. | | 6.12 | The LVI interrupt signal polarity in STOP mode is inverted. In Rev 12.0, clarified errata | Impact: The processor will not enter STOP mode if LVI is enabled or LVI IPL is set in the IPR2. Workaround: | | | impact and workaround. | Disable LVI interrupt and clear LVI IPL. With this workaround, LVI will not wake up the processor from STOP mode. | | 7.6 | Wait mode operation is inconsistent in debug mode. | Impact: WAIT appears to work properly when the device is in mission mode. In debug mode, the WAIT instruction sometimes has no effect. | | | | Workaround: Test WAIT mode operation outside of the debug environment. | | 8.7 | The EOnCE registers use the wrong clock. I/O fails in presence of holdoffs. | Impact: Real-time debugging not available. The EOnCE reads will fail in the presence of holdoffs. | | | | Workaround: For EOnCE writes, use NOP padding. No workaround is available for EOnCE reads in presence of holdoffs. | | 9.7 | Software breakpoint in uninterruptable code can cause the debugger to execute instructions in the wrong order. | Impact: Same as description. For example, a conditional branch followed by two single word instructions with DBGHALT replaces the first instruction after the conditional branch. | | | order. | Workaround: CodeWarrior has implemented a workaround which uses NOP padding. | | 10.7 | The SCI TIDLE flag may not<br>be cleared immediately upon<br>transmission of a break<br>character via the SBK bit of | Impact: This can result in a premature transmitter IDLE interrupt. This only occurs when using the SBK bit of the SCICR to transmit break characters. | | | the SCI control register. | Workaround: Poll the TIDLE bit of the SCI status register. Do not enable interrupts until TIDLE goes low. IF polling for TIDLE high, make sure that it is seen going low first before responding to TIDLE high. Make sure that TIDLE is cleared and then set after transmitting break characters. | | Errata<br>Number | Description | Impact and Workaround | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11.7 | The interrupt controller uses the COP reset vector at startup if the COPR bit in the SIM_RSTSTS register is set, even if the current reset is not COP reset. | Impact: Same as description. Workaround: Clear the SIM_RSTSTS as part of the startup procedure. | | 12.7 | The EOnCE OPDBR register will not work properly if there is more than one JTAG serially connected device used in a scan chain configuration. | Impact: This register is used for executing instructions shifted in by the host through the JTAG when the device is in debug mode. The intended instruction will not be executed under this condition. Note: This does not affect boundary-scan operation, which will still work properly no matter in what position the device is placed in the boundary-scan chain. Workarounds: 1. Each device must be on a separate scan chain for debugging purposes. 2. If there is only one 56800E device on a scan chain, then the EOnCE OPDRB register will work properly as long as the 56800E device is the first device on the scan chain. | | 13.8 | The CodeWarrior debugger is not sensitive enough to the operation frequency of the device. Memory code may be corrupted when setting/ clearing. | Impact: Once the PLL is engaged, the device may be under erased/programmed when setting and clearing breakpoints. Workaround: The flash.cfg file should contain the following entry: set_hfmclkd 0x14 This sets the on-chip flash interface unit to use the maximum program time at 4 MHz system rate. At 60 MHz, program/erase times will be shorter than desired, but appear operational under otherwise normal conditions. Use of hardware breakpoints also eliminates this issue. | | 14.9 | With a Quad Timer counter, and when using a single compare register to generate timing intervals and clocking the timer at a rate other than at the IPbus_clock rate, the timer may count incorrectly when the compare register is changed. | Impact: When the compare register matches the counter register and is updated before the next timer clock the counter increments/decrements instead of reloading. Workarounds: 1. Use both compare registers, such that the inactive compare register is updated for use in the next count period. 2. Instead of updating the compare register, design the software so the LOAD register can be updated, with the compare register held constant. An in-depth discussion of this issue is presented in an FAQ available on the Freescale web page, www.freescale.com (perform a keyword search for "faq-25527"). | | Errata<br>Number | Description | Impact and Workaround | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15.9 | The setting of the CHNCFG bits in the ADCR1 register for the mux channels associated with converter 0 override the settings for the mux channels associated with converter 1. | Impact: This problem affects scans with a mix of single-ended and differential mode conversions. If AN0/2-AN1/3 is set for single-ended conversions, then AN4/6-AN5/7 can't properly execute differential conversions. Similarly, if AN0/2-AN1/3 is set for differential conversions, then AN4/6-AN5/7 can't properly execute single-ended conversions. Settings for differential mode for converter 1 also adversely affect single-ended conversions in converter 0. Workaround: Restrict conversion types so that the cases described do not occur. | | 16.10 | Serial Boot Loaders prior to version 1.0.3 write to the FMCLKD register and prevent a user application from writing. The FMCLKD register is a "write-once" register. | Impact: This bug only affects customers that need to program Flash at run-time with system clock rates outside of the range of 38.4 to 51.2 MHz. Workaround: Use components with date codes of 0507 or greater, which are programmed with Serial Boot Loader version 1.0.3. Parts with date codes before 0507 can be reprogrammed and the Serial Boot Loader can be replaced. Reprogramming can be performed with an external bulk loader or in-circuit via the JTAG port by using either the CodeWarrior tool or the JTAG product Flash programming tool available on the Freescale CodeWarrior web page, www.freescale.com/codewarrior. | | 17.10 | COP reset vector is programmed incorrectly preventing application use. | Impact: Same as description Workaround: Use components with date codes of 0507 or greater, which are programmed with Serial Boot Loader version 1.0.3. Parts with date codes before 0507 can be reprogrammed and the Serial Boot Loader can be replaced. Reprogramming can be performed with an external bulk loader or in-circuit via the JTAG port by using either the CodeWarrior tool or the JTAG product Flash programming tool available on the Freescale CodeWarrior web page, www.freescale.com/codewarrior. | | 18.10 | GPIO interrupts on the SAME port will not be detected if the edge of an input interrupt signal occurs in the same clock cycle that the IESR is written. | Impact: Hardware designs that have asynchronous interruptable inputs on the same GPIO port cannot rely on the device to generate the interrupt. Workarounds: 1. Use different ports for these two interrupts. 2. After writing to the IESR, read the RAW_DATA register to determine if any other inputs have occurred at that instant. | | Errata<br>Number | Description | Impact and Workaround | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19.11 | With the Quad Timer, when Count Mode (CM) is 0b110 (edge of secondary source triggers primary count till compare) and the Output Mode (OM) is 0b111 (enable gated clock output while counter is active), the OFLAG will incorrectly output clock pulses prior to the secondary input edge if the primary count source is not an IPBus clock/N. | Impact: This will typically occur when an application is trying to output a finite number of 50% duty cycle clock pulses triggered by the output of another timer. Timer 1 creates an infinite pulse train which is fed into the primary input of Timer 2. Timer 2's secondary input is the triggering signal. Timer 2 must wait until the trigger and then count out the correct number of clock pulses. Workaround: The workaround is to rearrange functionality. Timer 1 uses an IPBus/N to generate a pulse train at 2x the desired clock rate. It uses CM = 0b110 and OM = 0b111 correctly. Then Timer 2 must convert the 2x pulse stream into a clock pulse stream at 1x frequency and 50% duty cycle. It does this by using CM = 0b001 (count rising edges of primary input) and OM = 0b011 (toggle OFLAG on successful compare) with a compare value of zero. | | 20.14 | Access to any field of a FlexCAN Message Buffer (MB) during reception or transmission of an extended ID frame's CRC and EOF may cause unwanted message reception. | Impact: With extended ID frames, if the ID_HIGH received matches the ID_HIGH configured in a receive MB, the frame will be received to this MB irrespective of the ID_LOW and the mask. So unwanted messages which should be filtered by the hardware mask register may be received. This issue only happens to the messages with the extended ID when ID_HIGH of the receive MB is equal to that of the current receiving frame. Messages with standard ID have no such issue. Workaround: Perform one of these actions, either a or b: a. Use only the Standard ID format for all messages, not the extended format. b. In case extended IDs are used, make sure that only ID bits 28 to 15 are used as the filter criteria, so that other ID bits (ID bits 14 to 0) are not used to filter messages. ID bits 14 to 0 may contain information not used for message filtering purposes. | | 21.15 | If runtime flash programming is desired, Power-on reset (POR) of the device may not be fully effective for slow rise times of V <sub>DD</sub> and/or V <sub>DDA</sub> , on some small fraction of parts. | Impact: It may not be possible to write to the flash if the reset cause is not a software reset. Workaround: If runtime flash programming is desired, add the software reset in startup code if the reset cause is not a software reset. Example code: If bit SWR of RSTSTS register is not set Set logical 1 to bit SWRST of SIM_CONTROL Register While loop (to wait for reset) else (continue with startup code) | | Errata<br>Number | Description | Impact and Workaround | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22.16 | FlexCAN transmit buffer activation at a node during a message's CRC and EOF reception at that node can either corrupt the received messages's ID_LOW at that node (see impact 1) or corrupt the message screening at that node (see impact 2). | Impact: 1.Expected message is received, but the ID_LOW field contains the wrong information. 2.Unwanted messages which should be filtered by the hardware mask register are received. The ID fields (ID_HIGH and ID_LOW) of the Receive Message Buffer are modified to this unwanted message ID. Workaround (for both 1 and 2): Activate transmit buffers when neither the CRC nor the EOF reception can be concurrent. Use the following procedure to activate transmt buffers: 1) Disable the Mailbox (MB) interrupt by using the FCMSGBUF bit in the interrupt priority register of the interrupt controller module. 2) Check the IDLE and TX/RX bits in the Error and Status Register (FCSTATUS). If IDLE bit = 1, or TX/RX bit =1, continue with step 3-7; otherwise jump to step 7. 3) Write the Control/Status word to hold the transmit MB inactive. 4) Write the ID_HIGH and ID_LOW. 5) Write the Data bytes. 6) Write the Control/Status word (active CODE, LENGTH). 7) Enable the MB interrupt. | # **Differences between Chip Revisions** | Chip Rev. A $Date\ Code = \ge 0245 < 0302$ | Chip Rev. B Date Code = $\geq 0302$ $< 0322$ | Chip Rev. B1 Date Code = $\geq 0322$ < 0335 | Chip Rev. C $Date\ Code = \ge 0335$ | |-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------| | ADC input ANB5 corrupted. | Corrected | | | | The FlexCAN can shorten the CRC delimiter bit appearing on the CAN bus. See errata item 1 for clarification. | Same as A | Same as B | Same as B1 | | Every 8th word in the FlexCAN RAM cannot be used as general purpose RAM. | Documentation has been clarified to state that FlexCAN RAM is not to be used for general storage. Corrected | | | | PPMODE register is not implemented and effects the ability to use GPIO open drain device. | Same as A | Same as B | Corrected | | Slow loss of lock detection. | Issue noted and clarified in 56F8300 Peripheral User Manual. | | | | Low voltage interrupt does not wake the part from STOP mode. | Issue noted and clarified in 56F8300 Peripheral User Manual. | | | | The revolution counter behavior is incorrect when the encoder moves slightly around the edge of the index pulse. | Issue noted and clarified in 56F8300 Peripheral User Manual. | | | | POR may not occur properly if JTAG circuitry is not in a known state. | Corrected | | | | Under some circumstances, Codewarrior debugger software will indicate that it cannot communicate with the device. | Same as A | Same as B | Corrected | | Edge sensitivity for $\overline{IRQA}$ and $\overline{IRQB}$ does not work properly. | Same as A | Same as B | Corrected | | Noise/timing problems within RAM. | Same as A | Corrected | | | ADC converter can power up needlessly in power savings mode. | Same as A | Same as B | Corrected | | An ADC converter can remain unpowered in Power Saver Mode if the ADC is configured for simultaneous operation. | Same as A | Same as B | Corrected | | OTx full flag is not set when expected | Same as A | Same as B | Corrected | | Data RAM corruption | Same as A | Corrected | | | Device requires additional GPIO | Same as A | Same as B | Corrected | | Device requires calibration capability | Same as A | Same as B | Corrected | # **Differences between Chip Revisions (Continued)** | Chip Rev. A $Date\ Code = \ge 0245 < 0302$ | Chip Rev. B Date $Code = \ge 0302$ $< 0322$ | Chip Rev. B1 Date Code = $\geq 0322$ $< 0335$ | Chip Rev. C $Date\ Code = \ge 0335$ | |------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FlexCan multi-bit disturb errors. | Same as A | Same as B | The Bosch CAN specification 2.0, Part B is vague on the subject of defining CAN behavior when a bit error is detected during transmission of an active error frame. The Bosch C Reference CAN Model does allow transmission of a passive error frame to pre-emp transmission of an active error frame, matching the behavior of Flexcan. | | OCCS shutdown function is restricted to only when the Loss of Reference interrupt is active. See errata item 2 for clarification. | Same as A | Same as B | Same as B1 | | Unable to read COP counter register when the PLL is not on. <i>See errata item 3 for clarification</i> . | Same as A | Same as B | Same as B1 | | Course and fine loss of lock controls will typically flag LOL at the same time. | Same as A | Same as B | Issue noted and<br>clarified in 56F8300<br>Peripheral User<br>Manual. | | Command conflict when setting CCIF in the Flash Module. <i>See errata item 4 for clarification</i> . | Same as A | Same as B | Same as B1 | | Flash program/errase operations can cause other peripheral register access to be duplicated. See errata item 5 for clarification. | Same as A | Same as B | Same as B1 | | The LVI interrupt signal polarity in STOP mode is inverted. <i>See errata item 6 for clarification</i> . | Same as A | Same as B | Same as B1 | | Wait mode operation is inconsistent in debug mode. See errata item 7 for clarification. | Same as A | Same as B | Same as B1 | | EOnCE registers use the wrong clock. I/O fails in presence of holdoffs. See errata item 8 for clarification. | Same as A | Same as B | Same as B1 | # **Differences between Chip Revisions (Continued)** | Chip Rev. A $Date\ Code = \ge 0245 < 0302$ | Chip Rev. B $Date\ Code = \ge 0302$ $< 0322$ | Chip Rev. B1 Date Code = $\geq 0322$ < 0335 | Chip Rev. C Date Code = $\geq 0335$ | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------| | Software breakpoint in uninterruptable code can cause the debugger to execute instructions in the wrong order. See errata item 9 for clarification. | Same as A | Same as B | Same as B1 | | The SCI TIDLE flag may not be cleared immediately upon transmission of a break character via the SBK bit of the SCI control register. See errata item 10 for clarification. | Same as A | Same as B | Same as B1 | | The interrupt controller uses the COP reset vector at startup if the COPR bit in the SIM_RSTSTS register is set, even if the current reset is not COP reset. See errata item 11 for clarification. | Same as A | Same as B | Same as B1 | | The EOnCE OPDBR register will not work properly if there is more than one JTAG serially connected device used in a scan chain configurations. See errata item 12 for clarification. | Same as A | Same as B | Same as B1 | | The Codewarrior debugger is not sensitive enough to the operation frequency of the device. See errata item 13 for clarification. | Same as A | Same as B | Same as B1 | | There is great latency between setting of the SCICR's SBK bit, and the corresponding deassertion of the SCISR's TIDLE bit. | Same as A | Same as B | This errata item was a duplicate. Removed redundant errata item. | | With a Quad Timer counter, when using a single compare register to generate timing intervals and clocking the timer at a rate other than at the IPbus_clock rate the timer may count incorrectly when the compare register is changed. See errata item 14 for clarification | Same as A | Same as B | Same as B1 | | The setting of the CHNCFG bits in the ADCR1 register for the mux channels associated with converter 0 override the settings for the mux channels associated with converter 1. See errata item 15 for clarification | Same as A | Same as B | Same as B1 | | Serial Boot Loaders prior to version 1.0.3 write to the FMCLKD register and prevents a user application from writing. The FMCLKD register is a "write-once" register. See errata item 16 for clarification | | | Note that devices with a data code of 0507 or later will not have this issue. | | COP reset vector is programmed incorrectly preventing application use. See errata item 17 for clarification | | | Note that devices with a data code of 0507 or later will not have this issue. | # **Differences between Chip Revisions (Continued)** | Chip Rev. A $Date\ Code = \ge 0245 < 0302$ | Chip Rev. B $Date\ Code = \ge 0302$ $< 0322$ | Chip Rev. B1 Date Code = $\geq 0322$ < 0335 | Chip Rev. C Date Code = $\geq 0335$ | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------|-------------------------------------| | GPIO interrupts on the SAME port will not be detected if the edge of an input interrupt signal occurs in the same clock cycle that the IESR is written. See errata item 18 for clarification | Same as A | Same as B | Same as B1 | | With the Quad Timer, when using Count Mode (CM) 0b110 "edge of secondary source triggers primary count till compare" and the Output Mode (OM) is 0b111 "enable gated clock output while counter is active", the OFLAG will incorrectly output clock pulses prior to the secondary input edge if the primary count source is <u>not</u> an IPBus clock/N. <i>See errata item 19 for clarification</i> | Same as A | Same as B | Same as B1 | | Access to any field of a FlexCAN Message Buffer (MB) during reception or transmission of an extended ID frame's CRC and EOF may cause unwanted message reception. See errata item 20 for clarification | Same as A | Same as B | Same as B1 | | If runtime flash programming is desired, Power-on reset (POR) of the device may not be fully effective for slow rise times of $V_{DD}$ and/or $V_{DDA}$ , on some small fraction of parts.<br>See errata item 21 for clarification | Same as A | Same as B | Same as B1 | #### THIS PAGE IS INTENTIONALLY BLANK #### How to Reach Us: Home Page: www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2004–2010 MC56F8345E Rev. 16 07/2010