



# Errata to MPC860T (Rev. D) Fast Ethernet Controller Supplement

This errata describes corrections to revision 0.8 of the MPC860T (Rev. D) Fast Ethernet Controller Supplement to the MPC860 PowerQUICC User's Manual. The section and page number of new errata items added since the last errata addendum (10/1999) are boldfaced.

This document contains information on a product under development by Motorola. Motorola reserves the right to change or discontinue this product without notice.



# Freescale Semiconductor, Inc. Section #/Page # Changes Table 2-1. FEC Signal Descriptions. RTS3 and RTS4 should be RTS3 2.1, 2-2 and $\overline{RTS4}$ , indicating they are active low. 3.2, 3-3 FEC Frame Transmission. First sentence says there is no truncation when a transmit frame exceeds the set value. This should be changed to say that truncation will occur if the frame exceeds 2,048 bytes. Figure 3-1, Ethernet Address Recognition Flowchart. At 3.6, 3-5 "Promiscuous Mode?" the indication for a False condition should be (R CNTRL[PROM] = 0.)4.1, 4-1Port D Pin Functions—There is a typographical error in the first sentence of the third paragraph of this section. It should begin as follows: 'PD[11:8] peripheral functions...' 4.1, 4-2 Table 4-1. Port D Pin Assignment. RTS3, RTS4, REJECT2, REJECT3, and REJECT4 should be RTS3, RTS4, REJECT2, REJECT3, and REJECT4, indicating they are active low. 4.1.2, 4-2 Enabling MII Mode. Add the following: 3. Set ECNTRL[FEC\_PINMUX]; see 6.2.8. 6.2.19, 6-19 DMA Function Code Register (FUN CODE)—The FEC does not support PowerPC little-endian byte ordering. Replace Table 6-21 with the following:

Table 6-21. FUN CODE Field Descriptions

| Bits | Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | _       | Reserved. This bit reads as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1–2  | DATA_BO | Byte order. Supplied to the SDMA interface during receive and transmit data DMA transfers.  0x Reserved  1x Big-endian (Motorola) or true little-endian (DEC or Intel) byte ordering. Considering each word in the buffer, data bytes are received or transmitted from address 0b00 to 0b11. This is because communication is byte-oriented, and byte reads and writes are identical in big- and little-endian modes                                                                                                    |
| 3–4  | DESC_BO | The byte order field supplied to the SDMA interface during receive and transmit open descriptor DMA transfers, and during close descriptor DMA transfers.  0x Reserved  1x Big-endian (Motorola) or true little-endian (DEC or Intel) byte ordering. Considering each word in the buffer, data bytes are received or transmitted from address 0b00 to 0b11. This is because reception or transmission in communications is byte-oriented and byte reads and writes are identical in big-endian and little-endian modes. |
| 5–7  | FC      | The function code field supplied to the SDMA interface during all DMA transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8–31 | 1       | Reserved. These bits read as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# Freescale Semiconductor, Inc. Section #/Page # Changes Receive Control Register (R\_CNTRL). Figure 6-20. R\_CNTRL 6.2.20, 6-19 Register. The address of this register is incorrect in the figure. The initial location is 0xF44, and the second word is at 0xF46. 6.3.2.2. 6-23 User Initialization. Title says (after Asserting ECNTRL[ETHER\_EN]). It should be (after Setting ECNTRL[ETHER\_EN]). 6.4.2, 6-27 Table 6-29. Transmit Buffer Descriptor (TXBD) Field Descriptions. The entry for Data Length should be as follows: Data length, written by user and never by the FEC. Indicates the number of octets the FEC should send from this BD's buffer, up to a maximum of 2,048 bytes. The DMA engine uses bits 5-15. Bits 0-4 are ignored

# Freescale Semiconductor, Inc.

Mfax is a trademark of Motorola, Inc.

The PowerPC name, the PowerPC logotype, and PowerPC 603e are trademarks of International Business Machines Corporation used by Motorola under license from International Business Machines Corporation.

Information in this document is provided solely to enable system and software implementers to use PowerPC microprocessors. There are no express or implied copyright licenses granted hereunder to design or fabricate PowerPC integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application. Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

### Motorola Literature Distribution Centers:

**USA/EUROPE:** Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217; Tel.: 1-800-441-2447 or 1-303-675-2140; World Wide Web Address: http://ldc.nmd.com/

JAPAN: Nippon Motorola Ltd SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan Tel.: 81-3-5487-8488
ASIAPACIFIC: Motorola Semiconductors H.K. Ltd Silicon Harbour Centre 2, Dai King Street Tai Po Industrial Estate Tai Po, New Territories, Hong Kong

Mfax™: RMFAX0@email.sps.mot.com; TOUCHTONE 1-602-244-6609; US & Canada ONLY (800) 774-1848;

World Wide Web Address: http://sps.motorola.com/mfax

INTERNET: http://motorola.com/sps

Technical Information: Motorola Inc. SPS Customer Support Center 1-800-521-6274; electronic mail address: crc@wmkmail.sps.mot.com.

Document Comments: FAX (512) 895-2638, Attn: RISC Applications Engineering.

World Wide Web Addresses: http://www.motorola.com/PowerPC http://www.motorola.com/netcomm

http://www.motorola.com/Coldfire

