## Arm9™ microcontroller with CAN, LIN, and USB ## LPC2925FBD100 ## **Not Recommended for New Designs** This page contains information on a product that is not recommended for new designs. Last Updated: Apr 8, 2022 The LPC2921/2923/2925 combine an ARM968E-S CPU core with two integrated TCM blocks operating at frequencies of up to 125 MHz, Full-speed USB 2.0 device controller, CAN and LIN, up to 40 kB SRAM, up to 512 kB flash memory, two 10-bit ADCs, and multiple serial and parallel interfaces in a single chip targeted at consumer, industrial, and communication markets. To optimize system power consumption, the LPC2921/2923/2925 has a very flexible Clock Generation Unit (CGU) that provides dynamic clock gating and scaling. ## Block diagram: LPC2921FBD100, LPC2923FBD100, LPC2925FBD100 Block Diagram | Note: The information on this document is subject to change without notice. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | www.nxp.com | | NXP and the NXP logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. © 2024 NXP B.V. |